

**December 4, 2019** 

Subject: UMC-to-USJC 40nm Process Transfer - Characterization Summary

### **SYNOPSIS**

In August of 2014, UMC and MIFS (Mie USJC Semiconductor) entered into a <u>partnership to share 40nm technology</u>. Lattice does business with both MIFS and UMC and used this opportunity to create a 40nm second source.

In June of 2018, UMC completed the purchase of MIFS to create a wholly-owned subsidiary, called USJC (United Semiconductor Japan Co., Ltd). The rest of this document will refer to the new entity even though the work originally started with MIFS.

Lattice has completed the transfer of the 40nm Low Power (40LP) process from UMC to USJC on three devices: ECP5U-25F, ECP5U-45F and the LIF-MD6000(Crosslink). This document summarizes the electrical characterization of those devices. Lattice recommends release of the USJC-version of these three devices into full production.

#### **OVERALL TRANSFER PLAN**

The process transfer occurred over many months. Here is a graphical overview of the process steps and sequence.

|          |                                          | ECP5-45  |                          |                     |                 |                 |                 |                 | -25, LIF-MI         | D6000                     |
|----------|------------------------------------------|----------|--------------------------|---------------------|-----------------|-----------------|-----------------|-----------------|---------------------|---------------------------|
| Mask:    | Shuttle<br>Mask                          |          | Production Mask          |                     |                 |                 |                 | Pro             | oduction Ma         | ask                       |
| Lots:    | Eng lots                                 | Eng Lots | Eng Lots Production Lots |                     |                 |                 |                 | Production Lots |                     |                           |
| Outcome: | Process Optimization Etest and Character | Wafer    | Wafer<br>Char            | Package<br>Assembly | Package<br>Char | Silicon<br>Qual | Package<br>Qual | Wafer<br>Char   | Package<br>Assembly | Package<br>Char<br>(MIPI) |

The ECP5-45 was first taped out on a multi-die shuttle mask that allowed Lattice and USJC to make incremental process changes to match the performance of UMC processed wafers. The process was checked through wafer sort yield, construction analysis and comparison of parametric scribe measurements. A total of 12 shuttle lots were run before the LFE5U-45F was taped out in a dedicated production mask.

Characterization was performed in two steps. Wafer level characterization was performed for increased sample size. Unit-level characterization was also performed on packaged devices (381caBGA) for those tests that were not conducive to the wafer probe environment or that required specialized bench equipment. Process-skewed wafers from both foundries were tested at the same time for performance comparisons over expected process variations.

Wafer and unit characterizations were also performed by two separate engineering groups, that while coordinated in the planning process, allowed for independent auditing and reporting of the results.

There were no schematic changes of the ECP5-45F associated with the conversion to the MIFS fab.

Once the characterization of the ECP5-45 was completed, the product was released on a limited basis to one customer. There have been **no application issues** with this customer in high volume production.

At that point, production masks were taped out for the ECP5-25 and LIF-MD6000 and the characterization process was repeated. Package characterization focused on unique IP blocks of the LIF-MD6000, especially the MIPI block. This report will focus on the ECP5-45 but also summarizes the key aspects of the ECP5-25 and LIF-MD6000, where different.

| Maskset        | Description             |
|----------------|-------------------------|
| ECP5-45-01B    | UMC Production Maskset  |
| ECP5-45-02A    | USJC Shuttle Maskset    |
| ECP5-45-02B    | USJC Production Maskset |
|                |                         |
| ECP5-25-01B    | UMC Production Maskset  |
| ECP5-25-02A    | USJC Production Maskset |
|                |                         |
| LIF-MD6000-01E | UMC Production Maskset  |
| LIF-MD6000-02A | USJC Production Maskset |

#### **E-TEST or WAT SPECIFICATIONS**

Wafer Acceptance Testing (WAT, aka E-Test) is the process of making transistor-level parametric measurements on test structures in the wafer scribelines. It is important to note that all 3 products use identical Wafer Acceptance Test (WAT, aka E-Test) specifications and measurement procedures in both the USJC and UMC fabs.

#### WAFER SORT YIELD SUMMARY

All ECP5 wafers and packaged units for characterization first went through the standard production test flow which is shown graphically below.



**ECP5 Production Test Flow** 

| DEVICE         | QTY | Sort1 Yield (-40C) | Sort2 Yield (100C) |
|----------------|-----|--------------------|--------------------|
| FE5UM-45F UMC  | 73  | 1.00               | 1.00               |
|                |     |                    |                    |
| FE5UM-45F USJC | 17  | 1.01               | 0.99               |
|                |     |                    |                    |
| FE5UM-25F UMC  | 25  | 1.00               | 1.00               |
|                |     |                    |                    |
| FE5UM-25F USJC | 1   | 0.88               | 0.88               |

**ECP5 Sort Yield Summary (TT Wafers)** 

The chart above compares normalized ECP5 sort yield for TT wafers from both UMC and USJC. ECP5-45 wafers yielded nearly the same from both foundries. ECP5-25 wafers from USJC suffered from a gross fail area in the center. Corrective action has been performed and this hasn't been seen on subsequent lots from USJC.



**Crosslink Production Test Flow** 

As can be seen by the above diagram, Crosslink does not typically have a wafer sort step (the only exception is Automotive-grade Crosslink). However, for the purposes of this report a sample of typical UMC and USJC wafers were sorted for comparison. The chart below shows normalized yield figures and shows that USJC yield slightly better than UMC but the difference is minimal.

| DEVICE          | QTY | Sort Yield (25C) |
|-----------------|-----|------------------|
| LIF-MD6000 UMC  | 7   | 1                |
|                 |     |                  |
| LIF-MD6000 USJC | 1   | 1.03             |

**Crosslink Wafer Sort Comparison** 

#### **SAMPLE SELECTION**

#### **ECP5-45**

As the first in their family products to transfer from UMC to USJC, the ECP5-45 and the LIF-MD6000 had extensive sample sizes for wafer characterization. After standard production sort1 and sort2, the following samples were run through a wafer characterization program at -40C, 25C and 125C. The wafers were processed intentionally fast, slow and with skews to push the process to its extreme. For instance, "FS" means fast N-channel/slow P-channels – a condition that is unlikely to be replicated in typical production. The die tested were sampled across the entire wafer.

| Lot        | Split | Fab  | Sample Size |
|------------|-------|------|-------------|
| 4C46916-07 | SS    | USJC | 984         |
| 4C46916-09 | FS    | USJC | 903         |
| 4C46916-11 | SF    | USJC | 769         |
| 4C45843-05 | П     | USJC | 921         |
| 4C45843-06 | FF    | USJC | 364         |
| KLTAF02    | Π     | UMC  | 230         |

**ECP5-45 Wafer Characterization Samples** 

| OCRID      | SPLIT | FAB | SAMPLE SIZE | NVCM SAMPLE SIZE |
|------------|-------|-----|-------------|------------------|
| 4C54297-13 | TT    | FUJ | 314         | 146              |
| 4C54297-14 | SS    | FUJ | 302         | 150              |
| 4C54297-15 | FS    | FUJ | 303         | 149              |
| 4C54297-22 | FF    | FUJ | 296         | 150              |
| 4C54297-23 | SF    | FUJ | 282         | 150              |
| K0STW-02   | SS    | UMC | 270         | NA               |
| KOSTW-04   | FF    | UMC | 285         | NA               |

LIF-MD6000 Wafer Characterization Samples

Both products were then characterized at -40C, 25C, 100C and 125C at the wafer-level. By performing characterization at the wafer-level, we can be assured that the DUT junction temperature equals the forced chuck temperature.

The ECP5-25 wafer characterization was performed at the production test temperatures of -40C and 100C listed above.

### **POR**

POR stands for Power-On Reset. In this case it is a Pass/Fail test that makes sure the part has correctly initialized itself after power up and before it reaches the minimum datasheet voltage for correct operation. Each die was ramped from 0V to 1.0V (below the minimum operating voltage for ECP5) and then checked for correct operation. The test was repeated 100 times for each die. There were no fails for any splits across all temperatures.

Correct POR operation is obviously important from an operational perspective but it is also a good indication of process matching since it requires correct functionality of many analog and digital circuits.

|     | POR RESULTS |      |            |                |        |  |
|-----|-------------|------|------------|----------------|--------|--|
| FAB | SPLIT       | TEMP | STATE      | TNAME          | RESULT |  |
| FUJ | FF          | -40  | fail_count | por_cycle_test | PASS   |  |
| FUJ | FF          | -40  | first_fail | por_cycle_test | PASS   |  |
| FUJ | FF          | 25   | fail_count | por_cycle_test | PASS   |  |
| FUJ | FF          | 25   | first_fail | por_cycle_test | PASS   |  |
| FUJ | FF          | 125  | fail_count | por_cycle_test | PASS   |  |
| FUJ | FF          | 125  | first_fail | por_cycle_test | PASS   |  |
| FUJ | FS          | -40  | fail_count | por_cycle_test | PASS   |  |
| FUJ | FS          | -40  | first_fail | por_cycle_test | PASS   |  |
| FUJ | FS          | 25   | fail_count | por_cycle_test | PASS   |  |
| FUJ | FS          | 25   | first_fail | por_cycle_test | PASS   |  |
| FUJ | FS          | 125  | fail_count | por_cycle_test | PASS   |  |
| FUJ | FS          | 125  | first_fail | por_cycle_test | PASS   |  |
| FUJ | SF          | -40  | fail_count | por_cycle_test | PASS   |  |
| FUJ | SF          | -40  | first_fail | por_cycle_test | PASS   |  |
| FUJ | SF          | 25   | fail_count | por_cycle_test | PASS   |  |
| FUJ | SF          | 25   | first_fail | por_cycle_test | PASS   |  |
| FUJ | SF          | 125  | fail_count | por_cycle_test | PASS   |  |
| FUJ | SF          | 125  | first_fail | por_cycle_test | PASS   |  |
| FUJ | SS          | -40  | fail_count | por_cycle_test | PASS   |  |
| FUJ | SS          | -40  | first_fail | por_cycle_test | PASS   |  |
| FUJ | SS          | 25   | fail_count | por_cycle_test | PASS   |  |
| FUJ | SS          | 25   | first_fail | por_cycle_test | PASS   |  |
| FUJ | SS          | 125  | fail_count | por_cycle_test | PASS   |  |
| FUJ | SS          | 125  | first_fail | por_cycle_test | PASS   |  |
| FUJ | TT          | -40  | fail_count | por_cycle_test | PASS   |  |
| FUJ | TT          | -40  | first_fail | por_cycle_test | PASS   |  |
| FUJ | TT          | 25   | fail_count | por_cycle_test | PASS   |  |
| FUJ | TT          | 25   | first_fail | por_cycle_test | PASS   |  |
| FUJ | TT          | 125  | fail_count | por_cycle_test | PASS   |  |
| FUJ | TT          | 125  | first_fail | por_cycle_test | PASS   |  |
| UMC | TT          | -40  | fail_count | por_cycle_test | PASS   |  |
| UMC | TT          | -40  | first_fail | por_cycle_test | PASS   |  |
| UMC | TT          | 25   | fail_count | por_cycle_test | PASS   |  |
| UMC | TT          | 25   | first_fail | por_cycle_test | PASS   |  |
| UMC | TT          | 100  | fail_count | por_cycle_test | PASS   |  |
| UMC | TT          | 100  | first_fail | por_cycle_test | PASS   |  |

**ECP5-45 POR Test Results** 

[por not performed for ECP5-25 or Crosslink]

#### **IO LEAKAGE**

IO leakage was measured in the pulldown, no-pull and pullup configurations (labeled pd\_leakage, pin\_leakage and pu\_leakage on the following graphs). The spec limits are plotted as blue vertical bars for each condition. All splits are plotted together and UMC measurements illustrated by the dark color on the bar graphs. USJC IO leakage is identical with UMC performance as can be seen by the UMC mean centered in the USJC distribution.



**ECP5-45 Pull-down Leakage Test Results** 



# **ECP5-45 No-Pull Leakage Test Results**



**ECP5-45 Pull-up Leakage Test Results** 



### **ECP5-25 Pull-down Leakage Test Results**



**ECP5-25 No-Pull Leakage Test Results** 



**ECP5-25 Pull-down Leakage Test Results** 

### **DTR**

DTR stands for Digital Temperature Readout. While this is not a user accessible function, it does use a variety of circuits that are both analog (bandgap) and digital in nature which makes it a good parameter to measure relative performance.

The DTR readout is consistent across PVT and matches the UMC fabricated material.



**ECP5-45 DTR Correlation Across Voltage & Process** 

The DTR of the ECP5-45 is also tightly correlated between UMC (dark shaded) and USJC fabs.



ECP5-45 DTR Correlation at Process at -40C and 100C

#### **BANDGAP**

The Bandgap voltage is not a directly measureable customer feature but is integral to the operation of the ECP5. USJC bandgap measurements are all well within specs and straddle the nominal UMC distributions. Operation is very closely correlated between the two foundries. Below are the bandgap measurements for all ECP5-45 samples across temperature.



**ECP5-45 Bandgap Measurements** 

The same bandgap data for the ECP5-25 shows similar performance very little differences between fabs. This is the 100C data with UMC measurements are the darker shaded distribution.



**ECP5-25 Bandgap Measurements** 

#### **USER OSCILLATOR**

The user oscillator was measured across PVT with the most extreme conditions (low temp/low Vcc and high temp/high Vcc) plotted below. UMC performance is again shown as the darker bands in the bar graphs. UMC oscillator speed is a bit higher than USJC material but this is because of the slightly higher IONN values for UMC at a given transistor Vt. USJC material has good margin to spec – there was a single failure at the SS process corner at -40C. As noted in the name, this oscillator is a user function and fully tested for in production.



**ECP5-45 User Oscillator** 

The ECP5-25 user oscillator correlation between fabs is excellent.



**ECP5-25 User Oscillator** 

# **NVCM Characterization (Crosslink)**

The Non-Volatile Configuration Memory (NVCM) is another key block in the Crosslink product. NVCM was characterized over PVT to the schedule shown below. The programming times were comparable between the two fabs. Blank and programmed cell read margin was identical across datasheet conditions. No differences over data sheet conditions were observed.

|                        | UMC                                                         | USJC                                                                                                                 |
|------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Wafer / Sample<br>Size | KRAPJ-01-TT (51u)<br>KRAPJ-03-FF (58u)<br>KRAPJ-05-SS (48u) | 4C54297-13-TT (126u)<br>4C54297-22-FF (137u)<br>4C54297-14-SS (139u)<br>4C54297-15-FS (140u)<br>4C54297-23-SF (122u) |
| Temp (°C)              | Program: 0 & 40<br>Read: -40, 25, 100, 125                  |                                                                                                                      |
| Voltages (V)           | Vcc: 1.14, 1.20, 1.26<br>VccAux: 2.375, 2.500, 2.625        |                                                                                                                      |

**Crosslink NVCM Characterization Sample/Conditions** 

|     | UMO                        |             | FUJITSU                    |             |  |
|-----|----------------------------|-------------|----------------------------|-------------|--|
| 0C  | Ave. Programming Time (ms) | # of Pulses | Ave. Programming Time (ms) | # of Pulses |  |
|     | 133.46                     | 1           | 130.938                    | 1           |  |
|     | 1968.53                    | 15          | 1929.697                   | 15          |  |
| 400 | 131.28                     | 1           | 132.728                    | 1           |  |
| 40C | 1940                       | 15          | 1918.717                   | 15          |  |

**Crosslink NVCM Pulse Width Timing** 

### **AC PERFORMANCE**

Manufacturing speed testing is done using BIST approach called a Tpdcounter. The idea is to create a ring oscillator that goes through as much of the FPGA fabric as possible and then feed the result of that oscillator into a counter. The count after a specified period of time (microseconds) is known as the Tpdcount. There are several advantages to this methodology:

- Since the measurement is made over microseconds instead of making individual nanosecond propagation time measurements, tester accuracy and repeatability go up by the same factors.
- 2. A properly designed Tpdcount pattern can be correlated to almost any datasheet timing parameter.

The Tpdcount values of USJC material follow the same trend and slope with respect to Vcc and temperature as shown by the graphs below.



Like the internal oscillator, USJC Tpdcounts are about 6% slower than UMC when comparing nominal processed wafers. This is again attributed to the slightly higher IONN. The graphs below compare nominal UMC to USJC material at 100C/1.045V.

### Distributions TEMP=100, WAF-SPLIT-FAB=4C45843-05-TT-FUJ, VCC=1.045, PATTERN=Fabric\_0

### VALUE



| Quantiles |          |     |  |  |  |
|-----------|----------|-----|--|--|--|
| 100.0%    | maximum  | 514 |  |  |  |
| 99.5%     |          | 509 |  |  |  |
| 97.5%     |          | 502 |  |  |  |
| 90.0%     |          | 495 |  |  |  |
| 75.0%     | quartile | 488 |  |  |  |
| 50.0%     | median   | 480 |  |  |  |
| 25.0%     | quartile | 473 |  |  |  |
| 10.0%     |          | 467 |  |  |  |
| 2.5%      |          | 461 |  |  |  |
| 0.5%      |          | 454 |  |  |  |
| 0.0%      | minimum  | 449 |  |  |  |

| Summary Statistics |           |  |  |  |
|--------------------|-----------|--|--|--|
| Mean               | 480.76688 |  |  |  |
| Std Dev            | 10.911538 |  |  |  |
| Std Err Mean       | 0.3894495 |  |  |  |
| Upper 95% Mea      | 481.53137 |  |  |  |
| Lower 95% Mean     | 480.00239 |  |  |  |
| N                  | 785       |  |  |  |
|                    |           |  |  |  |

### Distributions TEMP=100, UMC Production, VCC=1.045

### Tpd\_Fabric\_0\_Lo



| Quantiles |          |      |  |  |  |  |
|-----------|----------|------|--|--|--|--|
| 100.0%    | maximum  | 1023 |  |  |  |  |
| 99.5%     |          | 552  |  |  |  |  |
| 97.5%     |          | 544  |  |  |  |  |
| 90.0%     |          | 535  |  |  |  |  |
| 75.0%     | quartile | 525  |  |  |  |  |
| 50.0%     | median   | 512  |  |  |  |  |
| 25.0%     | quartile | 500  |  |  |  |  |
| 10.0%     |          | 490  |  |  |  |  |
| 2.5%      |          | 474  |  |  |  |  |
| 0.5%      |          | 445  |  |  |  |  |
| 0.0%      | minimum  | 0    |  |  |  |  |

| Std Dev         21.9           Std Err Mean         0.0           Upper 95% Mea         511 | .85477<br>961815 |
|---------------------------------------------------------------------------------------------|------------------|
| Std Err Mean 0.0<br>Upper 95% Mea 511                                                       | 961815           |
| Upper 95% Mea 511                                                                           |                  |
|                                                                                             | 033221           |
|                                                                                             | .91988           |
| Lower 95% Mean 511                                                                          | .78966           |
| N 4                                                                                         | 137031           |

### **Power**

Speed vs power curves are plotted below for all three products. They all generate speed/power curves that follow the same trend across the two foundries.



ECP5-45 Speed vs Power (UMC and USJC)



ECP5-25 Speed vs Power (UMC and USJC)



LIF-MD6000 Speed vs Power (UMC and USJC)

### **PACKAGE CHAR DATA**

As previously mentioned, a separate characterization effort was performed on the ECP5-45 at the package level (in 381caBGA package). This characterization also covered the temperature range from -40C to 125C and also used the same USJC process splits.

The sample size for this characterization was 30 units per process split which is sufficient to calculate Cpk and Design Index (DI) statistics. The Cpk target is 1.5 which translates to a PPM of 7. The Cpk statistic weighs all splits equally but that isn't reality. If the Cpk is less than 1.5, then the DI statistic which weighs the probability of the various splits is used with a goal of being greater than 1.0. Note that in the cases where <u>all</u> values pass the datasheet parameter, the Cpk and DI is listed as "N/A".

### **POR**

POR data in the package characterization performs a complementary function in that POR was measured for all the supply voltages except Vcc (which was previously tested in the wafer char as mentioned above). All DI values are greater than 1.0

| Power                          | Power-On-Reset Voltage Levels |                                         |                     |      |      | Spec |      | Silicon Data - UMC |      |        |      |      | Silicon Data - Fujitsu |      |        |      |      |
|--------------------------------|-------------------------------|-----------------------------------------|---------------------|------|------|------|------|--------------------|------|--------|------|------|------------------------|------|--------|------|------|
| Symbol                         | Paramete                      | r                                       |                     | Unit | Min  | Тур  | Max  | Min                | Тур  | Max    | Cpk  | DI   | Min                    | Тур  | Max    | Cpk  | DI   |
|                                |                               | Daniel Ca Daniel manual and trial maint | $V_{CC}$            | ٧    | 0.90 | _    | 1.02 |                    | -    | Testec | l    |      |                        | -    | Tested | d    |      |
| $V_{PORUP}$                    |                               | (Monitoring VCC, VCCAUX, and VCCIO8)    | $V_{CCAUX}$         | ٧    | 2.00 | _    | 2.20 | 2.08               | 2.11 | 2.15   | 1.82 | 1.12 | 2.07                   | 2.11 | 2.18   | 1.15 | 1.06 |
|                                | TORGI                         |                                         | V <sub>CCI O8</sub> | ٧    | 0.95 | _    | 1.05 | 0.99               | 1.00 | 1.02   | 2.49 | 1.50 | 0.98                   | 1.01 | 1.04   | 1.43 | 1.52 |
| V                              | All Dovisoo                   | Power-On-Reset ramp-down trip point     | $V_{CC}$            | V    | 0.77 |      | 0.87 | 0.81               | 0.83 | 0.86   | 1.45 | 1.19 | 0.81                   | 0.84 | 0.86   | 1.03 | 1.13 |
| V <sub>PORDN</sub> All Devices | Devices (                     | $V_{CCAUX}$                             | ٧                   | 1.80 | _    | 2.00 | 1.85 | 1.90               | 1.94 | 2.14   | 1.09 | 1.87 | 1.91                   | 1.96 | 1.38   | 1.05 |      |

### MIPI

Two key IP blocks on the LIF-MD6000 are the hard and soft MIPI. A detailed characterization was performed on packaged units on the bench across Vcc (min, nom and max spec), Temp (-40, 25 and 100C) and Process (SS, TT, FF splits). Sample size was 6 units per split for USJC and 30 units per split for UMC. The data below is an abbreviated summary.

While the USJC material had better performance on several parameters, there were enough differences to warrant datasheet changes. (Note that MIPI performance is the only area between all three affected devices where a significant performance difference was noted). Please see <a href="PCN 10A-19">PCN 10A-19</a> for more details. Both UMC and USJC devices are guaranteed to meet the new datasheet specification.

### **Hard D-PHY**

| Parameter       | Spec     | Min      | Avg      | Max      | Sigma   | СРК  |
|-----------------|----------|----------|----------|----------|---------|------|
| RX Parameters   |          |          |          |          |         |      |
| USJC Setup Time | 133.3 ps | -6 ps    | 22.9 ps  | 56.4 ps  | 10.9 ps | 3.36 |
| UMC Setup Time  | 133.3 ps | -12 ps   | 19.5 ps  | 222 ps   | 27.7 ps | 1.37 |
|                 |          |          |          |          |         |      |
| USJC Hold Time  | 133.3 ps | 38.1 ps  | 59.0 ps  | 93.3 ps  | 9.9 ps  | 2.49 |
| UMC Hold Time   | 133.3 ps | 47.6 ps  | 93.9 ps  | 256.6 ps | 27.4 ps | 0.48 |
|                 |          |          |          |          |         |      |
| TX Parameters   |          |          |          |          |         |      |
| USJC tDVB Tx    | 0.2 UI   | -0.06 UI | 0.01 UI  | 0.09 UI  | 0.03 UI | 2.13 |
| UMC tDVB Tx     | 0.2 UI   | -0.06 UI | -0.02 UI | 0.03 UI  | 0.03 UI | 2.32 |
|                 |          |          |          |          |         |      |
| USJC tDVA       | 0.2 UI   | -0.11 UI | -0.04 UI | 0.02 UI  | 0.03 UI | 1.73 |
| UMC tDVA        | 0.2 UI   | -0.02 UI | 0.04 UI  | 0.07 UI  | 0.03 UI | 2.16 |

#### Soft D-PHY

| Parameter           | Spec     | Min     | Avg    | Max    | Sigma | CPK  |
|---------------------|----------|---------|--------|--------|-------|------|
| RX Vid=70mV         |          |         |        |        |       |      |
| Fujitsu Setup Time  | 333.3 ps | -23 ps  | 54 ps  | 151 ps | 40 ps | 2.30 |
| UMC Setup Time      | 333.3 ps | -127 ps | 50 ps  | 198 ps | 52 ps | 1.82 |
|                     |          |         |        |        |       |      |
| Fujitsu Hold Time   | 333.3 ps | 94 ps   | 146 ps | 267 ps | 36 ps | 1.74 |
| UMC Hold Time       | 333.3 ps | -38 ps  | 106 ps | 244 ps | 44 ps | 1.71 |
|                     |          |         |        |        |       |      |
| RX Vid=140mV, .15UI |          |         |        |        |       |      |
| Fujitsu Setup Time  | 172.4 ps | -3 ps   | 46 ps  | 100 ps | 25 ps | 1.70 |
| UMC Setup Time      | 172.4 ps | -28 ps  | 50 ps  | 119 ps | 26 ps | 1.56 |

| Fujitsu Hold Time   | 172.4 ps | 54 ps  | 82 ps | 135 ps | 17 ps | 1.76 |
|---------------------|----------|--------|-------|--------|-------|------|
| UMC Hold Time       | 172.4 ps | -20 ps | 54 ps | 120 ps | 25 ps | 1.60 |
|                     |          |        |       |        |       |      |
| RX Vid=140mV, 0.2UI |          |        |       |        |       |      |
| Fujitsu Setup Time  | 186.9 ps | -17 ps | 36 ps | 87 ps  | 24 ps | 2.14 |
| UMC Setup Time      | 186.9 ps | -87 ps | 38 ps | 98 ps  | 28 ps | 1.78 |
|                     |          |        |       |        |       |      |
| Fujitsu Hold Time   | 186.9 ps | 50 ps  | 78 ps | 112 ps | 14 ps | 2.63 |
| UMC Hold Time       | 186.9 ps | -22 ps | 54 ps | 120 ps | 25 ps | 1.78 |

# **IO DC Characteristics**

ECP5-45 IO DC characteristics have very large Cpk values indicating plenty of margin to datasheet specifications for both UMC and USJC material.

| Vil/Vih Spec           | cifcations              | •    |                        | Spec |                        | ;    | Silico | n Dat | a - UM | С     | S    | ilicon | Data | - Fujit | su    |
|------------------------|-------------------------|------|------------------------|------|------------------------|------|--------|-------|--------|-------|------|--------|------|---------|-------|
| Parameter              | Input/Output Standard   | Unit | Min                    | Тур  | Max                    | Min  | Тур    | Max   | Cpk    | DI    | Min  | Тур    | Max  | Cpk     | DI    |
| vil <sub>LVC33</sub>   | LVCMOS33                | V    | -0.3                   | _    | 0.8                    | 1.23 | 1.24   | 1.25  | 27.49  | 24.11 | 1.23 | 1.24   | 1.25 | 27.49   | 24.11 |
| vil <sub>LVC15</sub>   | LVCMOS15                | V    | -0.3                   |      | 0.35*V <sub>CCIO</sub> | 0.77 | 0.78   | 0.79  | 7.63   | 6.85  | 0.77 | 0.78   | 0.79 | 7.63    | 6.85  |
| vil <sub>LVC12</sub>   | LVCMOS12                | V    | -0.3                   | _    | 0.35*V <sub>CCIO</sub> | 0.63 | 0.66   | 0.66  | 10.84  | 10.00 | 0.63 | 0.66   | 0.66 | 10.84   | 10.00 |
| vih <sub>LVC33</sub>   | LVCMOS33                | V    | 2.0                    | _    | 3.465                  | 1.60 | 1.61   | 1.62  | 29.43  | 16.70 | 1.60 | 1.61   | 1.62 | 29.43   | 16.70 |
| vih <sub>LVC15</sub>   | LVCMOS15                | V    | 0.65*V <sub>CCIO</sub> |      | 3.465                  | 0.80 | 0.81   | 0.82  | 12.61  | 10.49 | 0.80 | 0.81   | 0.82 | 12.61   | 10.49 |
| vih <sub>LVC12</sub>   | LVCMOS12                | V    | 0.65*V <sub>CCIO</sub> | _    | 3.465                  | 0.61 | 0.62   | 0.62  | 4.67   | 3.23  | 0.61 | 0.62   | 0.62 | 4.67    | 3.23  |
| vih <sub>SST15_I</sub> | SSTL15 _I (DDR3 Memory) | V    | V <sub>REF</sub> +0.1  | _    | 3.465                  | 0.80 | 0.81   | 0.82  | 4.86   | 4.01  | 0.80 | 0.81   | 0.82 | 4.86    | 4.01  |

ECP5-45 VII/VIH - UMC and USJC(Fujitsu)

| Vol/Voh S                 | Specifications        |                      |      | Sp                     | ес  |     |      | Silico | n Data | - UMC |      | Silicon Data - Fuji |      |      |       |      |
|---------------------------|-----------------------|----------------------|------|------------------------|-----|-----|------|--------|--------|-------|------|---------------------|------|------|-------|------|
| Parameter                 | Input/Output Standard | I <sub>OL</sub> (mA) | Unit | Min                    | Тур | Max | Min  | Тур    | Max    | Cpk   | DI   | Min                 | Тур  | Max  | Cpk   | DI   |
| vol <sub>LVC33_16ma</sub> | LVCMOS33              | 16                   | ٧    | _                      | _   | 0.4 | 0.30 | 0.32   | 0.35   | 2.11  | 1.79 | 0.27                | 0.31 | 0.34 | 2.54  | 2.24 |
| vol <sub>LVC33_12ma</sub> | LVCMOS33              | 12                   | ٧    |                        | _   | 0.4 | 0.27 | 0.30   | 0.33   | 2.88  | 2.45 | 0.25                | 0.28 | 0.31 | 3.09  | 2.55 |
|                           | LVCMOS33              | 8                    | ٧    | _                      | _   | 0.4 | 0.13 | 0.17   | 0.20   | 3.08  | 2.89 | 0.17                | 0.19 | 0.21 | 8.88  | 7.44 |
|                           | LVCMOS33              | 4                    | ٧    |                        | _   | 0.4 | 0.18 | 0.20   | 0.21   | 10.18 | 7.67 | 0.15                | 0.17 | 0.19 | 10.20 | 8.69 |
|                           | LVCMOS33              | -16                  | ٧    | V <sub>CCIO</sub> -0.4 | _   | 1   | 3.16 | 3.18   | 3.20   | 3.21  | 2.63 | 3.00                | 3.02 | 3.03 | 3.05  | 2.39 |
|                           |                       | -12                  | ٧    | V <sub>CCIO</sub> -0.4 | _   | 1   | 3.15 | 3.17   | 3.20   | 2.65  | 2.25 | 3.16                | 3.19 | 3.22 | 2.65  | 2.41 |
|                           | LVCMOS33              | -8                   | ٧    | V <sub>CCIO</sub> -0.4 | _   | 1   | 3.18 | 3.19   | 3.21   | 2.64  | 2.18 | 3.18                | 3.20 | 3.24 | 3.05  | 2.75 |
|                           | LVCMOS33              | -4                   | ٧    | V <sub>CCIO</sub> -0.4 | _   | 1   | 3.13 | 3.18   | 3.20   | 1.20  | 1.08 | 3.13                | 3.19 | 3.21 | 1.60  | 1.44 |
|                           | LVCMOS12              | -8                   | ٧    | V <sub>CCIO</sub> -0.4 | _   | _   | 1.02 | 1.05   | 1.06   | 7.80  | 4.96 | 0.84                | 0.85 | 0.86 | 9.90  | 2.29 |
| voh <sub>LVC12 4ma</sub>  |                       | -4                   | ٧    | V <sub>CCIO</sub> -0.4 | _   | _   | 1.04 | 1.05   | 1.07   | 5.12  | 3.86 | 1.05                | 1.07 | 1.08 | 7.49  | 4.47 |

ECP5-45 Vol/Voh - UMC and USJC(Fujitsu)

LIF-MD6000 IO characteristics are also very well matched between UMC and USJC product across PVT.



LIF-MD6000 Vol/Voh - UMC and USJC(Fujitsu)

# **IO Fmax**

Cpk values for IO Fmax characteristics are also very large, indicating plenty of margin to datasheet specifications for both UMC and USJC material. Note that the Output frequency parameters passed datasheet limits for all devices, which is indicated by the "N/A".

| Serial Output Timing and                | Levels                                              |         | Spec       |            | Silico | on Data - | - UMC |       | Silicon Data - Fujitsu |       |       |       |       |  |
|-----------------------------------------|-----------------------------------------------------|---------|------------|------------|--------|-----------|-------|-------|------------------------|-------|-------|-------|-------|--|
| Buffer                                  | Description                                         | Unit    | Max        | Min        | Тур    | Max       | Cpk   | DI    | Min                    | Тур   | Max   | Cpk   | DI    |  |
| Maximum Input Frequency <sup>1</sup>    |                                                     |         |            |            |        |           |       |       |                        |       |       |       |       |  |
| LVDS25                                  | LVDS, VCCIO = 2.5V                                  | MHz     | 400.0      | 478        | 480    | 481       | 60.32 | 54.20 | 479                    | 480   | 481   | 53.74 | 48.40 |  |
| MLVDS25                                 | MLDS, Emulated, VCCIO = 2.5V                        | MHz     | 400.0      | 239.5      | 240.0  | 240.5     | 86.38 | 77.83 | 239.5                  | 240.0 | 240.4 | 84.34 | 77.83 |  |
| BLVDS25                                 | BLVDS, Emulated, VCCIO = 2.5V                       | MHz     | 400.0      | 239.5      | 240.0  | 240.5     | 86.38 | 77.83 | 239.5                  | 240.0 | 240.4 | 84.34 | 77.83 |  |
| MIPID-PHY (HS MODE)                     | MIPI Video                                          | MHz     | 400.0      | 478.4      | 479.9  | 481.1     | 60.32 | 54.20 | 478.5                  | 479.9 | 481.3 | 53.74 | 48.40 |  |
| MIPID-PHY (LP MODE)                     | MIPI Video                                          | MHz     | 400.0      | 478.2      | 479.9  | 481.3     | 3.96  | 3.03  | 478.5                  | 479.9 | 481.6 | 55.01 | 49.64 |  |
| SLVS                                    | Mini LVDS                                           | MHz     | 400.0      | 478.4      | 479.9  | 481.1     | 60.32 | 54.20 | 478.5                  | 479.9 | 481.3 | 53.74 | 48.40 |  |
| Mini LVDS                               | Mini LVDS                                           | MHz     | 400.0      | 478.4      | 479.9  | 481.1     | 60.32 | 54.20 | 478.5                  | 479.9 | 481.3 | 53.74 | 48.40 |  |
| LVPECL33                                | LVPECL, Emulated, Vccio = 3.3V                      | MHz     | 400.0      | 239.5      | 240.0  | 240.5     | 85.75 | 77.24 | 239.6                  | 240.0 | 240.5 | 87.24 | 77.24 |  |
| SSTL18 (all supported classes)          | SSTL_18 class I, II, Vccio = 1.8V                   | MHz     | 400.0      | 478.3      | 479.9  | 481.4     | 57.02 | 51.33 | 478.5                  | 479.9 | 481.4 | 53.79 | 53.79 |  |
| SSTL15 (all supported classes)          | SSTL_15 class I, II, Vccio = 1.5V                   | MHz     | 400.0      | 478.3      | 479.9  | 481.4     | 55.35 | 49.78 | 478.5                  | 479.9 | 481.2 | 52.36 | 52.36 |  |
| SSTL135 (all supported classes)         | SSTL_135 class I, II, Vccio = 1.35V                 | MHz     | 400.0      | 460.3      | 479.9  | 501.9     | 15.86 | 14.50 | 477.7                  | 479.9 | 481.7 | 51.88 | 51.88 |  |
| HSUL12 (all supported classes)          | HSUL_12 class I, II, Vccio = 1.2V                   | MHz     | 400.0      | 470.0      | 479.9  | 502.9     | 37.00 | 19.93 | 478.4                  | 479.9 | 481.4 | 53.32 | 53.32 |  |
| LVTTL33                                 | LVTTL, Vccio = 3.3V                                 | MHz     | 200.0      | 239.5      | 240.0  | 240.5     | 85.75 | 77.24 | 239.6                  | 240.0 | 240.5 | 87.24 | 77.24 |  |
| LVCMOS33                                | LVCMOS, Vccio = 3.3V                                | MHz     | 200.0      | 239.5      | 240.0  | 240.5     | 85.75 | 77.24 | 239.6                  | 240.0 | 240.5 | 87.24 | 77.24 |  |
| LVCMOS25                                | LVCMOS, Vccio = 2.5V                                | MHz     | 200.0      | 239.5      | 240.0  | 240.5     | 86.38 | 77.83 | 239.5                  | 240.0 | 240.4 | 84.34 | 77.83 |  |
| LVCMOS18                                | LVCMOS, Vccio = 1.8V                                | MHz     | 200.0      | 239.5      | 240.0  | 240.4     | 93.64 | 84.25 | 239.5                  | 240.0 | 240.5 | 85.14 | 84.25 |  |
| LVCMOS15                                | LVCMOS, Vccio = 1.5V                                | MHz     | 200.0      | 239.5      | 240.0  | 240.4     | 87.03 | 78.36 | 239.5                  | 240.0 | 240.4 | 88.79 | 78.36 |  |
| LVCMOS12                                | LVCMOS, Vccio = 1.2V                                | MHz     | 200.0      | 239.6      | 240.0  | 240.5     | 87.67 | 79.02 | 239.5                  | 240.0 | 240.4 | 84.25 | 79.02 |  |
| Maximum Outpu Frequency <sup>2</sup>    |                                                     |         |            |            |        |           |       |       |                        |       |       |       |       |  |
| LVDS25E                                 | LVDS, Emulated, Vccio = 2.5V                        | MHz     | 300.0      |            | _      | 360.0     | N/A   | N/Α   | _                      | _     | 360.0 | N/A   | N/A   |  |
| MLVDS25                                 | MLVDS, Emulated, Vccio = 2.5V                       | MHz     | 300.0      |            | _      | 360.0     | N/A   | N/A   | _                      | _     | 360.0 | N/A   | N/A   |  |
| BLVDS25                                 | BLVDS, Emulated, VCCIO = 2.5V                       | MHz     | 300.0      |            | _      | 360.0     | N/A   | N/A   | _                      | _     | 360.0 | N/A   | N/A   |  |
| LVPECL33                                | LVPECL, Emulated, Vccio = 3.3V                      | MHz     | 300.0      |            | _      | 360.0     | N/A   | N/Α   | _                      |       | 360.0 | N/A   | N/A   |  |
| LVDS25                                  | LVDS, Vccio = 2.5V                                  | MHz     | 400.0      |            | _      | 480.0     | N/A   | N/A   | _                      |       | 480.0 | N/A   | N/A   |  |
| SSTL18 (all supported classes)          | SSTL_18 class I, II, Vccio = 1.8V                   | MHz     | 400.0      |            | _      | 480.0     | N/A   | N/A   | _                      | _     | 480.0 | N/A   | N/A   |  |
| SSTL15 (all supported classes)          | SSTL_15 class I, II, Vccio = 1.5V                   | MHz     | 400.0      |            | _      | 480.0     | N/A   | N/A   | _                      | _     | 480.0 | N/A   | N/A   |  |
| SSTL135 (all supported classes)         | SSTL_135 class I, II, Vccio = 1.35V                 | MHz     | 400.0      |            | _      | 480.0     | N/A   | N/A   | _                      | _     | 480.0 | N/A   | N/A   |  |
| HSUL12 (all supported classes)          | HSUL_12 class I, II, Vccio = 1.2V                   | MHz     | 400.0      |            | _      | 480.0     | N/A   | N/A   | _                      | _     | 480.0 | N/A   | N/A   |  |
| LVTTL33                                 | LVTTL, Vccio = 3.3V                                 | MHz     | 150.0      |            | _      | 180.0     | N/A   | N/Α   | _                      |       | 180.0 | N/A   | N/A   |  |
| LVCMO33 (for all drives)                | LVCMOS, Vccio = 3.3V                                | MHz     | 150.0      |            | _      | 180.0     | N/A   | N/A   | _                      | _     | 180.0 | N/A   | N/A   |  |
| LVCMOS25 (for all drives)               | LVCMOS, Vccio = 2.5V                                | MHz     | 150.0      |            | _      | 180.0     | N/A   | N/A   | _                      |       | 180.0 | N/A   | N/A   |  |
| LVCMOS18 (for all drives)               | LVCMOS, Vccio = 1.8V                                | MHz     | 150.0      |            | _      | 180.0     | N/A   | N/A   | _                      | _     | 180.0 | N/A   | N/A   |  |
| LVCMOS15 (for all drives)               | LVCMOS, Vccio = 1.5V                                | MHz     | 150.0      | _          | _      | 180.0     | N/A   | N/A   | _                      | _     | 180.0 | N/A   | N/A   |  |
| LVCMOS12 (for all drives)               | LVCMOS, Vccio = 1.2V                                | MHz     | 150.0      | _          | _      | 180.0     | N/A   | N/A   | _                      | _     | 180.0 | N/A   | N/A   |  |
| LVCMOS12 (for all drives)               | LVCMOS, Vccio = 1.2V                                | MHz     | 150.0      |            |        | 180.0     | N/A   | N/A   | _                      | _     | 180.0 | N/A   | N/A   |  |
| Note 1: CPK\DI was calculated for Input | Frequency at Fmax + 20% guard bands                 |         |            |            |        |           |       |       |                        |       |       |       |       |  |
| Note 2: CPK\DI was calculated for AC le | evel output voltages that guarantees the transition | point f | or the red | ceiving ch | nip    |           |       |       |                        |       |       |       |       |  |

### **GDDR Timing**

The characterization of the EPC5-45F played a dual role – the stated characterization of the USJC fab and the UMC Automotive qual of the same device. GDDR characterization exposed a GDDR timing parameter (t<sub>SU\_GDDRX2\_aligned</sub>) that did not meet the Cpk goal of 1.5 or the DI goal of 1.0. That parameter will be adjusted in the Automotive version of the ECP5 datasheet. Note that the USJC-processed material had acceptable performance for this parameter at Automotive conditions.

|                                   |                                                | Spec  |        |           |       | Silicon | Data - | UMC  |      | Silicon Data - Fujitsu |       |       |      |      |  |
|-----------------------------------|------------------------------------------------|-------|--------|-----------|-------|---------|--------|------|------|------------------------|-------|-------|------|------|--|
| Parameter                         | Description                                    |       | 6      |           |       |         |        |      | l    |                        |       |       |      |      |  |
|                                   |                                                | Min   | Max    | Unit      | Min   | Mean    | Max    | Cpk  | DI   | Min                    | Mean  | Max   | Cpk  | DI   |  |
| Generic DDR Input                 |                                                |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| Generic DDRX1 Inp                 | uts with Clock and Data Centered a             | t Pin |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| t <sub>SU_GDDRX1_centered</sub>   | Data Setup Before CLK Input                    | 0.52  | _      | ns        | 0.20  | 0.24    | 0.27   | 1.48 | 1.3  | 0.06                   | 0.09  | 0.12  | 4.17 | 3.5  |  |
| t <sub>HD_GDDRX1_centered</sub>   | Data Hold After CLK Input                      | 0.52  | _      | ns        | -0.03 | 0.00    | 0.04   | 3.37 | 3    | 0.11                   | 0.18  | 0.24  | 3.32 | 2.5  |  |
| f <sub>DATA_GDDRX1_centered</sub> | GDDRX1 Data Rate <sup>1</sup>                  | _     | 500    | Mb/s      | _     | _       | 1300   | N/A  | N/A  | _                      | _     | 1300  | N/A  | N/A  |  |
| f <sub>MAX_GDDRX1_centered</sub>  | GDDRX1 CLK Frequency (SCLK) <sup>1</sup>       | -     | 250    | MHz       | -     | -       | 650    | N/A  | N/A  | _                      | _     | 650   | N/A  | N/A  |  |
| Generic DDRX1 Inp                 | uts with Clock and Data Aligned at             | Pin   |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| (GDDRX1_RX.SCLK                   | .Aligned)                                      |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| t <sub>SU_GDDRX1_aligned</sub>    | Data Setup from CLK Input                      | _     | -0.55  | ns+1/2 UI | -0.26 | -0.23   | -0.20  | 4.71 | 1.5  | -0.06                  | -0.05 | -0.04 | 3.89 | 3.5  |  |
| t <sub>HD_GDDRX1_aligned</sub>    | Data Hold from CLK Input                       | 0.55  | _      | ns+1/2 UI | -0.03 | -0.01   | 0.01   | 3.58 | 3.2  | 0.12                   | 0.19  | 0.25  | 2.69 | 2.2  |  |
| f <sub>DATA_GDDRX1_aligned</sub>  | GDDRX1 Data Rate <sup>1</sup>                  | _     | 500    | Mb/s      | _     | _       | 1300   | N/A  | N/A  | _                      | -     | 1300  | N/A  | N/A  |  |
| f <sub>MAX_GDDRX1_aligned</sub>   | GDDRX1 CLK Frequency (SCLK) <sup>1</sup>       | _     | 250    | MHz       | -     | _       | 650    | N/A  | N/A  | _                      | _     | 650   | N/A  | N/A  |  |
| Generic DDRX2 Inp                 | uts with Clock and Data Centered a             |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| (GDDRX2_RX.ECLK                   | .Centered)                                     |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| t <sub>SU_GDDRX2_centered</sub>   | Data Setup before CLK Input <sup>2</sup>       | 0.471 | _      | ns        | 0.23  | 0.25    | 0.26   | 3.51 | 3.10 | 0.21                   | 0.22  | 0.23  | 6.76 | 5.68 |  |
| t <sub>HD_GDDRX2_centered</sub>   | Data Hold after CLK Input <sup>2</sup>         | 0.471 | _      | ns        | -0.03 | 0.07    | 0.04   | 3.10 | 2.80 | 0.01                   | 0.07  | 0.13  | 1.57 | 1.42 |  |
| f <sub>DATA_GDDRX2_centered</sub> | GDDRX2 Data Rate <sup>3</sup>                  | _     | 624    | Mb/s      | _     | _       | 750    | N/A  | N/A  | _                      | _     | 750   | N/A  | N/A  |  |
| f <sub>MAX GDDRX2 centered</sub>  | GDDRX2 CLK Frequency (ECLK) <sup>3</sup>       | _     | 312    | MHz       | _     | _       | 375    | N/A  | N/A  | _                      | _     | 375   | N/A  | N/A  |  |
| Generic DDRX2 Inp                 | uts with Clock and Data Aligned at             | Pin   |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| (GDDRX2_RX.ECLK                   | .Aligned)                                      |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| t <sub>SU_GDDRX2_aligned</sub>    | Data Setup before CLK Input                    | _     | -0.495 | ns+1/2 UI | -0.24 | -0.21   | -0.15  | 1.09 | 0.98 | -0.23                  | -0.18 | -0.13 | 1.25 | 1.12 |  |
| t <sub>HD_GDDRX2_aligned</sub>    | Data Hold after CLK Input                      | 0.495 | _      | ns+1/2 UI | 0.01  | 0.07    | 0.14   | 1.66 | 1.43 | 0.04                   | 0.09  | 0.18  | 1.72 | 1.55 |  |
| f <sub>DATA_GDDRX2_aligned</sub>  | GDDRX2 Data Rate <sup>4</sup>                  | _     | 624    | Mb/s      | -     | -       | 750    | N/A  | N/A  | _                      | _     | 750   | N/A  | N/A  |  |
| f <sub>MAX_GDDRX2_aligned</sub>   | GDDRX2 CLK Frequency (ECLK) <sup>4</sup>       | _     | 312    | MHz       | -     | _       | 375    | N/A  | N/A  | _                      | _     | 375   | N/A  | N/A  |  |
| Video DDRX7:1 Inp                 |                                                |       |        |           |       |         |        |      |      |                        |       |       |      |      |  |
| t <sub>SU_LVDS71_i</sub>          | Data Setup from CLK Input (bit i) <sup>5</sup> | _     | -0.41  | ns+1/2 UI | -0.08 | -0.12   | -0.04  | 1.65 | 1.48 | -0.15                  | -0.12 | -0.06 | 1.64 | 1.47 |  |
| t <sub>HD_LVDS71_i</sub>          | Data Hold from CLK Input (bit i) <sup>5</sup>  | 0.41  | _      | ns+1/2 UI | 0.04  | -0.01   | 0.08   | 1.58 | 1.42 | -0.03                  | 0.01  | 0.08  | 1.82 | 1.56 |  |
| f <sub>DATA_LVDS71</sub>          | DDR71 Data Rate <sup>6</sup>                   | _     | 525    | Mb/s      | _     | _       | 700    | N/A  | N/A  | _                      | _     | 700   | N/A  | N/A  |  |
| f <sub>MAX LVDS71</sub>           | DDR71 CLK Frequency (ECLK) <sup>6</sup>        | _     | 262.5  | MHz       | _     | _       | 350    | N/A  | N/A  | _                      | _     | 350   | N/A  | N/A  |  |

<sup>1.</sup> Generic DDRX1 modes were tested for error-free operation at 750, 1000, and 1300 Mb/s. No devices failed at any condition.

<sup>2.</sup> Generic DDRX2 centered modes show a bimodal distribution of setup/hold time requirements. There is an approximate 100 ps difference in mean between the two curves. On any given unit, this 100 ps difference in measurement can be seen intermittently at any set of conditions. Cpk/DI analysis is performed on the worst-case of the two distributions, independent of the better distribution. See Appendix A to see which data is used in this analysis. This bimodality is setup and word-alignment related, a given unit at a given condition would show results in loth distributions.

<sup>3.</sup> The Cpk of DDRX2 Aligned setup-time is below the target of 1.5 on UMC material. This is worst on TT material at 125C because of a high standard deviation, though the mean is worse on FF material. Other conditions meet the Cpk requirement.

<sup>4.</sup> Generic DDRX2 modes were tested for error-free operation at 750, 1000, and 1300 Mb/s. No devices failed at 750 Mb/s, ~50% of devices/conditions failed at 1000 Mb/s, ~75% of devices/conditions failed at 1300Mb/s.

<sup>5.</sup> Video DDRX71 showed a bimodal distribution for setup and hold time. See Appendix A to see which data is used in this analysis. This bimodality is BIST-related, and the erroneous values are excluded from Cpk/DI analysis. See appendix for distributions which data was excluded.

<sup>6.</sup> Video DDRX71 was tested for error-free operation at 490, 560, 630, and 700 Mb/s. No devices failed at any condition

# sysCONFIG Timing

The sysCONFIG port is the primary method of providing FPGA configuration data to the device. There is plenty of spec margin to both UMC and USJC material as the minimum Cpk was 2.24.

| Config I            | Port Timing Specifications           |      |     | Spec |     |       | Silic | on Data | - UMC |      | Silicon Data - Fujitsu |       |       |       |      |  |  |
|---------------------|--------------------------------------|------|-----|------|-----|-------|-------|---------|-------|------|------------------------|-------|-------|-------|------|--|--|
| Symbol              | Parameter                            | Unit | Min | Тур  | Max | Min   | Тур   | Max     | Cpk   | DI   | Min                    | Тур   | Max   | Cpk   | DI   |  |  |
| Master CCL          | K                                    |      |     |      |     |       |       |         |       |      |                        |       |       |       |      |  |  |
| _                   | Frequency (tested at 310MHz setting) | %    | -20 | _    | 20  | 277.5 | 307.3 | 326.8   | 2.73  | 1.70 | 270.0                  | 306.0 | 328.0 | 2.52  | 1.54 |  |  |
| Slave Paral         | lel                                  |      |     |      |     |       |       |         |       |      |                        |       |       |       |      |  |  |
| t <sub>CORD</sub>   | CCLK to DOUT for Read Data           | ns   | _   | _    | 12  | 6.6   | 6.8   | 7.0     | 19.37 | 4.54 | 7.4                    | 7.6   | 7.9   | 11.93 | 3.45 |  |  |
| t <sub>SUCBDI</sub> | Data Setup Time to CCLK              | ns   | 1.5 |      | _   | -0.3  | -0.2  | 0.0     | 7.94  | 5.84 | -0.5                   | -0.4  | -0.3  | 11.09 | 7.96 |  |  |
| t <sub>HCBDI</sub>  | Data Hold Time to CCLK               | ns   | 1.5 | _    | _   | 0.9   | 1.1   | 1.2     | 2.89  | 1.78 | 1.0                    | 1.1   | 1.3   | 2.28  | 1.53 |  |  |
| t <sub>sucs</sub>   | CSN, CSN1 Setup Time to CCLK         | ns   | 2.5 | _    | _   | 0.5   | 0.7   | 1.2     | 7.35  | 6.04 | 0.6                    | 0.8   | 0.9   | 9.75  | 6.30 |  |  |
| t <sub>HCS</sub>    | CSN, CSN1 Hold Time to CCLK          | ns   | 1.5 |      | _   | 0.9   | 1.1   | 1.2     | 2.85  | 1.78 | 1.0                    | 1.1   | 1.3   | 2.24  | 1.52 |  |  |
| t <sub>SUWD</sub>   | WRITEN Setup Time to CCLK            | ns   | 45  |      | _   | 41.1  | 41.7  | 42.0    | 4.40  | 2.50 | 41.4                   | 41.9  | 42.4  | 3.73  | 2.24 |  |  |
| t <sub>HCWD</sub>   | WRITEN Hold Time to CCLK             | ns   | 2   |      | _   | 0.9   | 1.1   | 1.2     | 5.98  | 3.21 | 1.0                    | 1.1   | 1.3   | 5.50  | 2.94 |  |  |
| t <sub>DCB</sub>    | CCLK to BUSY Delay Time              | ns   | _   |      | 12  | 5.6   | 5.8   | 6.0     | 22.84 | 5.85 | 5.3                    | 5.5   | 5.8   | 20.15 | 4.97 |  |  |
| Slave Paral         | lel                                  |      |     |      |     |       |       |         |       | ,    |                        |       |       |       |      |  |  |
| f <sub>MAX</sub>    | X TCK Clock Frequency MHz            |      |     |      | 25  | 72.4  | 76.8  | 78.8    | 11.96 | 2.68 | 78.3                   | 81.4  | 86.1  | 8.58  | 2.61 |  |  |

ECP5-45 sysCONFIG Timings - UMC and USJC(Fujitsu)

# **ETest/WAT Limits**

The goal for this project was to create a functionally equivalent device from the USJC foundry. The process monitors (aka ETest or Wafer Acceptance Testing) are identical between USJC and UMC. The USJC and UMC 40nm Low Power process uses same WAT limits and sampling plan (9 sites, 100% wafer testing)

### **CONCLUSION**

The ECP5U-25F, the ECP5U-45F and the LIF-MD6000 which were originally single sourced from UMC have been successfully second sourced at USJC. Performance of all three of these devices is indistinguishable for any customer using the device within recommended datasheet conditions.

Lattice recommends release of the USJC-versions of the ECP5U-25F, the ECP5U-45F and the LIF-MD6000 into full production at this time.